Espressif Systems /ESP32-C3 /SPI1 /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PER_END_INT_ST)PER_END_INT_ST 0 (PES_END_INT_ST)PES_END_INT_ST 0 (WPE_END_INT_ST)WPE_END_INT_ST 0 (SLV_ST_END_INT_ST)SLV_ST_END_INT_ST 0 (MST_ST_END_INT_ST)MST_ST_END_INT_ST

Description

SPI1 interrupt status register

Fields

PER_END_INT_ST

The status bit for SPI_MEM_PER_END_INT interrupt.

PES_END_INT_ST

The status bit for SPI_MEM_PES_END_INT interrupt.

WPE_END_INT_ST

The status bit for SPI_MEM_WPE_END_INT interrupt.

SLV_ST_END_INT_ST

The status bit for SPI_MEM_SLV_ST_END_INT interrupt.

MST_ST_END_INT_ST

The status bit for SPI_MEM_MST_ST_END_INT interrupt.

Links

() ()